Question: 1 0 . Assure a processor has 3 levels of caches. Suppose that the tirne required to access the Ll ( primary ) cache on

10.Assure a processor has 3 levels of caches. Suppose that the tirne required
to access the Ll (primary) cache on a hit is 1 cycle, the local Ll cache
hit ratio is O.90, the to access the L2(secondary) cache on a hit
is 5 cycles, the local L2 cache
miss ratio is O .25, the tire to access
the L3 cache on a hit is 10 cycles, the local L3 cache hit ratio is
0.50, and the L3 cache miss penalty to access main mory is 100 cycles.
Give the average access time. Also give the average access
if this processor did not have an L2 and L3 cache. average memory access time

Step by Step Solution

There are 3 Steps involved in it

1 Expert Approved Answer
Step: 1 Unlock blur-text-image
Question Has Been Solved by an Expert!

Get step-by-step solutions from verified subject matter experts

Step: 2 Unlock
Step: 3 Unlock

Students Have Also Explored These Related Databases Questions!