Question: 2 . 2 4 [ 2 0 ] 2 . 1 , 2 . 6 > You are designing a PMD and optimizing it for

2.24[20]2.1,2.6> You are designing a PMD and optimizing it for low energy. The core, including an 8KBL1 data cache, consumes 1W whenever it is not in hibernation. If the core has a perfect L1 cache hit rate, it achieves an average CPI of 1 for a given task, that is,1000 cycles to execute 1000 instructions. Each additional cycle accessing the L2 and beyond adds a stall cycle for the core. Based on the following specifications, what is the size of L2 cache that achieves the lowest energy for the PMD (core, L1, L2, memory) for that given task?
a. The core frequency is 1GHz, and the L1 has an MPKI of 100.
b. A 256KB L2 has a latency of 10 cycles, an MPKI of 20, a background power of 0.2W, and each L2 access consumes 0.5nJ.
c. A 1 MB L2 has a latency of 20 cycles, an MPKI of 10, a background power of 0.8W, and each L2 access consumes 0.7nJ.
d. The memory system has an average latency of 100 cycles, a background power of 0.5W, and each memory access consumes 35nJ.
 2.24[20]2.1,2.6> You are designing a PMD and optimizing it for low

Step by Step Solution

There are 3 Steps involved in it

1 Expert Approved Answer
Step: 1 Unlock blur-text-image
Question Has Been Solved by an Expert!

Get step-by-step solutions from verified subject matter experts

Step: 2 Unlock
Step: 3 Unlock

Students Have Also Explored These Related Databases Questions!