Question: 5 . 1 0 . 1 [ 5 ] < 5 . 4 > Assuming that the L 1 hit time determines the cycle times
Assuming that the L hit time determines the cycle times for P and P what are their respective clock rates?
What is the Average Memory Access Time for P and P Assuming a base CPI of without any memory stalls,
what is the total CPI for P and P Which processor is faster? When we say a base CPI of we mean that instructions complete in one cycle, unless either the instruction access or the data access causes a cache miss. For the next three problems, we will consider the addition of an L cache to P to presumably make up for its limited L cache capacity. Use the L cache capacities and hit times from the previous table when solving these problems. The L miss rate indicated is its local miss rate.
L Size L Miss Rate L Hit Time MB ns
What is the AMAT for P with the addition of an L cache? Is the AMAT beer or worse with the L cache?
Assuming a base CPI of without any memory stalls, what is the total CPI for P with the addition of an L cache?
What would the L miss rate need to be in order for P with an L cache to be faster than P without an L cache?
What would the L miss rate need to be in order for P with an L cache to be faster than P without an L cache?
Step by Step Solution
There are 3 Steps involved in it
1 Expert Approved Answer
Step: 1 Unlock
Question Has Been Solved by an Expert!
Get step-by-step solutions from verified subject matter experts
Step: 2 Unlock
Step: 3 Unlock
