Question: Assume the following operation times for different MIPS, datapath components: Instruction memory: 5 0 0 ps , Data memory: 5 0 0 ps , ALU:

Assume the following operation times for different MIPS, datapath components:
Instruction memory: 500 ps, Data memory: 500 ps, ALU: 400 ps, Read or Write to Register File: 300 ps Assume the following instruction mix: 30% ALU, 40% Loads, 20% stores, 10% branches.
The maximum frequency at which a Single Cycle design would run at is nearly
590MHz
667MHz
500MHz
770MHz
The maximum
4.0GHz
2.0GHz
2.5GHz
3.3GHz
The time it takes to complete the execution of a store operation in Multicycle design is about
\table[[1700 ps],[1600 ps],[1500 ps],[2000 ps]]
The average CPI of the multi-cycle MIPS is about
4.2
3.8
4.1
4.3
 Assume the following operation times for different MIPS, datapath components: Instruction

Step by Step Solution

There are 3 Steps involved in it

1 Expert Approved Answer
Step: 1 Unlock blur-text-image
Question Has Been Solved by an Expert!

Get step-by-step solutions from verified subject matter experts

Step: 2 Unlock
Step: 3 Unlock

Students Have Also Explored These Related Databases Questions!