Finite State Machine Datapath Design Optimization And Implementation(1st Edition)

Authors:

Justin Davis

Type:Hardcover/ PaperBack / Loose Leaf
Condition: Used/New

In Stock: 2 Left

Shipment time

Expected shipping within 2 - 3 Days
Access to 35 Million+ Textbooks solutions Free
Ask Unlimited Questions from expert AI-Powered Answers 30 Min Free Tutoring Session
7 days-trial

Total Price:

$0

List Price: $17.00 Savings: $17 (100%)
Access to 30 Million+ solutions
Ask 50 Questions from expert AI-Powered Answers 24/7 Tutor Help Detailed solutions for Finite State Machine Datapath Design Optimization And Implementation

Price:

$9.99

/month

Book details

ISBN: 1598295292, 978-1598295290

Book publisher: Morgan and Claypool Publishers

Offer Just for You!: Buy 2 books before the end of January and enter our lucky draw.

Book Price $0 : Finite State Machine Datapath Design, Optimization, And Implementation Explores The Design Space Of Combined FSM/Datapath Implementations. The Lecture Starts By Examining Performance Issues In Digital Systems Such As Clock Skew And Its Effect On Setup And Hold Time Constraints, And The Use Of Pipelining For Increasing System Clock Frequency. This Is Followed By Definitions For Latency And Throughput, With Associated Resource Tradeoffs Explored In Detail Through The Use Of Dataflow Graphs And Scheduling Tables Applied To Examples Taken From Digital Signal Processing Applications. Also, Design Issues Relating To Functionality, Interfacing, And Performance For Different Types Of Memories Commonly Found In ASICs And FPGAs Such As FIFOs, Single-ports, And Dual-ports Are Examined. Selected Design Examples Are Presented In Implementation-neutral Verilog Code And Block Diagrams, With Associated Design Files Available As Downloads For Both Altera Quartus And Xilinx Virtex FPGA Platforms. A Working Knowledge Of Verilog, Logic Synthesis, And Basic Digital Design Techniques Is Required. This Lecture Is Suitable As A Companion To The Synthesis Lecture Titled Introduction To Logic Synthesis Using Verilog HDL.