Question: Suppose the DLX architecture is modified such that each instruction's excursions takes 8 clock cycles, where the ALU is slow and the execute phase needs

Suppose the DLX architecture is modified such that each instruction's excursions takes 8 clock cycles, where the ALU is slow and the execute phase needs more 3 clock cycles (E1, E2, and E3) and data memory takes 2 cycles (M1 and M2), if the ALU is not internally pipelined (i.e only one instruction can use the ALU), memory is not always pipelined (i.e only one instruction can access memory): 1- Repeat problem 5 with the above 8 stages pipeline. 2- Assume that if the ALU is internally pipelined (there could be more than one instruction at a time in the ALU. Repeat problem 6 with the above 8 stages pipeline. Suppose the DLX architecture is modified such that each instruction's excursions takes 8 clock cycles, where the ALU is slow and the execute phase needs more 3 clock cycles (E1, E2, and E3) and data memory takes 2 cycles (M1 and M2), if the ALU is not internally pipelined (i.e only one instruction can use the ALU), memory is not always pipelined (i.e only one instruction can access memory): 1- Repeat problem 5 with the above 8 stages pipeline. 2- Assume that if the ALU is internally pipelined (there could be more than one instruction at a time in the ALU. Repeat problem 6 with the above 8 stages pipeline
Step by Step Solution
There are 3 Steps involved in it
Get step-by-step solutions from verified subject matter experts
