Question: 5.9 Cache block size (B) can affect both miss rate and miss latency. Assuming a machine with a base CPI of 1, and an average

5.9 Cache block size (B) can affect both miss rate and miss latency. Assuming a machine with a base CPI of 1, and an average of 1.35 references (both instruction and data) per instruction, find the block size that minimizes the total miss latency glven the following miss rates for various block sizes. 1 3% 32: 2% 64.5% 12R: 1% 5.9.1 [10] what is the optimal block size for a miss latency of 20 B cyclest cycles 5.9.2 [10 53> What is the optimal block size for a miss latency of 24+B .9.3 [10]
Step by Step Solution
There are 3 Steps involved in it
Get step-by-step solutions from verified subject matter experts
